Hot Search : Source embeded web remote control p2p game More...
Location : Home Downloads SourceCode Embeded-SCM Develop VHDL-FPGA-Verilog

VHDL-XILINX-EXAMPLE26

  • Category : VHDL-FPGA-Verilog
  • Tags :
  • Update : 2012-11-26
  • Size : 3.52mb
  • Downloaded :0次
  • Author :hawd
  • About : Nobody
  • PS : If download it fails, try it again. Download again for free!
Introduction - If you have any usage issues, please Google them yourself
VHDL design of 26 cases of classic - in xilinx chip debugging through, [01 - one full adder] [02-2 choose 1 multi-channel selector] [03 - eight hardware adder] [04-7 digital display decoder] [05-8 bit string into and out of the register] [6-8 into A string of the register] [7 - internal tristate bus] [8 -- including reset and synchronous clock can make four addition counter] [9] - CNC divider [10 -- four decimal frequency meter] [11 - decoding scanning display circuit] [12 -- A state machine is used to implement the design of sequential detector] [13 - with the state machine of ADC0832 circuit control realization of sine function generator] [14 - the state machine is used to implement ADC0809 sampling circuit design] [15 - DMA way A/D sampling control circuit design] [16 - hardware keyboard] [17 - automatically play music] [18 -- A stopwatch] [19 -- add eight hardware multiplier) [20 -- VGA display controller (striped)] [21] -- VGA display controller [22 -- such as precision frequency meter] [23 - simulation waveform generator] [24 - analog oscilloscope] [25 -- general asynchronous transceiver (UART)] [26 -- 8-bit CPU design (COP2000)]
Packet file list
(Preview for download)
XC95
....\EX1
....\...\dpm_net
....\...\.......\EX1.edf
....\...\ex1
....\...\...\chips
....\...\...\.....\ver1
....\...\...\.....\....\ver1.cst
....\...\...\.....\....\ver1.rpt
....\...\...\.....\....\ver1.ws
....\...\...\.....\ver1-Optimized
....\...\...\.....\..............\ver1-Optimized.cst
....\...\...\.....\..............\ver1-Optimized.rpt
....\...\...\.....\..............\ver1-Optimized.ws
....\...\...\.....\ver2
....\...\...\.....\....\ver2.cst
....\...\...\.....\....\ver2.rpt
....\...\...\.....\....\ver2.ws
....\...\...\.....\ver2-Optimized
....\...\...\.....\..............\ver2-Optimized.cst
....\...\...\.....\..............\ver2-Optimized.rpt
....\...\...\.....\..............\ver2-Optimized.ws
....\...\...\.....\ver3
....\...\...\.....\....\ver3.cst
....\...\...\.....\....\ver3.rpt
....\...\...\.....\....\ver3.ws
....\...\...\.....\ver3-Optimized
....\...\...\.....\..............\ver3-Optimized.cst
....\...\...\.....\..............\ver3-Optimized.rpt
....\...\...\.....\..............\ver3-Optimized.ws
....\...\...\ex1.exp
....\...\...\files
....\...\...\.....\L0.rpt
....\...\...\.....\L2.rpt
....\...\...\workdirs
....\...\...\........\WORK
....\...\...\........\....\Anal.info
....\...\...\........\....\Anal.out
....\...\...\........\....\EX1.hnl
....\...\...\........\....\EX1.mra
....\...\...\........\....\EX1.out
....\...\...\........\....\EX1.sim
....\...\...\........\....\EX1.sts
....\...\...\........\....\EX1.syn
....\...\...\........\....\EX1__BEHV.sim
....\...\...\........\....\EX1__BEHV.syn
....\...\ex1.alb
....\...\ex1.EDF
....\...\ex1.er
....\...\ex1.jed
....\...\ex1.log
....\...\ex1.opt
....\...\ex1.prj
....\...\ex1.tve
....\...\ex1.ucf
....\...\ex1.vhd
....\...\ex11.SCH
....\...\express.ini
....\...\lib
....\...\...\EX1.BLK
....\...\...\EX1.DIR
....\...\...\EX1.FIG
....\...\...\EX1.FLG
....\...\...\EX1.GNR
....\...\...\EX1.HDR
....\...\...\EX1.ID
....\...\...\EX1.INI
....\...\...\EX1.MAP
....\...\...\EX1.MOD
....\...\...\EX1.PIN
....\...\...\EX1.SYM
....\...\...\EX1.SYN
....\...\...\EX1.VIS
....\...\LOGIBLOX.INI
....\...\logiblox.log
....\...\netlist.log
....\...\S95.log
....\...\time_sim.edn
....\...\xproj
....\...\.....\ex1.xpj
....\...\.....\project.not
....\...\.....\ver1
....\...\.....\....\ex1.ngo
....\...\.....\....\netlist.lst
....\...\.....\....\rev1
....\...\.....\....\....\command.his
....\...\.....\....\....\ex1.bld
....\...\.....\....\....\ex1.ctl
....\...\.....\....\....\ex1.data
....\...\.....\....\....\ex1.gyd
....\...\.....\....\....\ex1.jed
....\...\.....\....\....\ex1.log
....\...\.....\....\....\ex1.mfd
....\...\.....\....\....\ex1.mod
....\...\.....\....\....\ex1.nga
....\...\.....\....\....\ex1.ngd
....\...\.....\....\....\ex1.pnx
....\...\.....\....\....\ex1.rpt
....\...\.....\....\....\ex1.tim
....\...\.....\....\....\ex1.ucf
Related instructions
  • We are an exchange download platform that only provides communication channels. The downloaded content comes from the internet. Except for download issues, please Google on your own.
  • The downloaded content is provided for members to upload. If it unintentionally infringes on your copyright, please contact us.
  • Please use Winrar for decompression tools
  • If download fail, Try it againg or Feedback to us.
  • If downloaded content did not match the introduction, Feedback to us,Confirm and will be refund.
  • Before downloading, you can inquire through the uploaded person information

Nothing.

Post Comment
*Quick comment Recommend Not bad Password Unclear description Not source
Lost files Unable to decompress Bad
*Content :
*Captcha :
DSSZ is the largest source code store in internet!
Contact us :
1999-2046 DSSZ All Rights Reserved.